DocumentCode :
2688208
Title :
A 230 MHz Half Bit Level Pipelined Multiplier using True Single Phase Clocking
Author :
Somasekhar, Dinesh ; Visvanathan, V.
Author_Institution :
Indian Institute Science
fYear :
1993
fDate :
3-6 Jan. 1993
Firstpage :
347
Lastpage :
350
Abstract :
An 8 bit by 8 bit signed two´s complement pipelined multiplier in 1.6μm N well CMOS, capable of throughputs of 230 million multiplications per second, is described. A half bit level pipelined architecture, and the use of true single phase clocked circuitry, are the key features of this design. Simulation studies indicate that the multiplier dissipates 540mW at 230M Hz. The chip complexity is 5176 transistors, and the area is 1.5mm x 1.4mm.
Keywords :
Adders; Circuit simulation; Clocks; Digital signal processors; Filters; Frequency; Latches; Pipeline processing; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1993. Proceedings. The Sixth International Conference on
Conference_Location :
Bombay, India
ISSN :
1063-9667
Print_ISBN :
0-8186-3180-5
Type :
conf
DOI :
10.1109/ICVD.1993.669708
Filename :
669708
Link To Document :
بازگشت