DocumentCode :
2688815
Title :
Modeling techniques for board level drop test for a wafer-level package
Author :
Dhiman, Harpreet S. ; Fan, Xuejun ; Zhou, Tiao
Author_Institution :
Dept. of Mech. Eng., Lamar Univ., Beaumont, TX
fYear :
2008
fDate :
28-31 July 2008
Firstpage :
1
Lastpage :
9
Abstract :
Reliability performance during drop impact is critical for electronic handheld devices. In this paper, a comprehensive study in efficiency and accuracy of multiple finite element modeling approaches and solution techniques for a wafer-level package (WLP) is presented. JEDEC specified test board is used for the model study. A direct acceleration input method is introduced. Two types of global finite element models for a typical WLP are studied: solder layer and solder bump models. Two different approaches, full implicit dynamics and mode superposition, are applied to solve the JEDEC board dynamic responses. Based on this study, the 8-node solid element with smeared solder layer model, and the full implicit dynamics with either input-G or direct acceleration method are recommend. This combination results in short solution time and produces accurate dynamic solutions for drop test board. It has been found that the fundamental natural frequency of a JEDEC board with WLP typically ranges from 200 to 250 Hz for a large range of array size. There is a large strain gradient close to the component edge for each package on the test board. Due to the rigidity of the silicon chip, the board strain at the center of each component on the opposite side of PCB does not reflect the local bending behaviors of the board. The center of the board between two components might be a stationary point, which does not capture the board bending. With the increase of the chip size, the board strain at edge of each component will increase. The board peak strain at the corner package (U1, U5, U11, and U15) has been found greater than that at the center package (U8), but the bending direction is opposite. The components U6 and U10 have lowest board strains among all components.
Keywords :
finite element analysis; printed circuit testing; silicon; solders; wafer level packaging; JEDEC specified test board; Si; board level drop test; board strain; direct acceleration input method; finite element model; frequency 200 Hz to 250 Hz; silicon chip; solder bump models; solder layer models; wafer-level package; Acceleration; Capacitive sensors; Electronics packaging; Finite element methods; Frequency; Handheld computers; Semiconductor device modeling; Solid modeling; Testing; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology & High Density Packaging, 2008. ICEPT-HDP 2008. International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-2739-0
Electronic_ISBN :
978-1-4244-2740-6
Type :
conf
DOI :
10.1109/ICEPT.2008.4607141
Filename :
4607141
Link To Document :
بازگشت