DocumentCode :
2689083
Title :
SDC cell-a novel CMOS/BiCMOS design methodology for mainframe arithmetic module generation
Author :
Hayashi, Takehisa ; Doi, Toshio ; Asai, Mitsuo ; Ishibashi, Ken´ichi ; Shukuri, Shoji ; Watanabe, Atsuo ; Suzuki, Makoto
fYear :
1989
fDate :
15-18 May 1989
Abstract :
The shielded dynamic complex-gate (SDC) cell is a novel CMOS/BiCMOS cell-based design methodology for generating high-speed modules or macro-cells using precharged circuit technology. Since precharged circuits have inherent difficulties such as noise and clock distribution, cell-based design approaches using DA systems cannot be adopted. The SDC cell has been developed to solve this problem and requires as little design time as the poly-cell approach. The SDC cell has the following features: (1) noise-tolerant CMOS/BiCMOS precharged circuits; (2) a unique cell layout concept with a shielded structure; and (3) a clock distribution system design to minimize clock skew. Applications to a 32-bit ALU (arithmetic logic unit) and a mainframe execution unit (parallel adder) are also described
Keywords :
CMOS integrated circuits; cellular arrays; circuit layout CAD; logic CAD; logic arrays; monolithic integrated circuits; 32 bit; ALU; CAD; CMOS/BiCMOS design; arithmetic logic unit; cell layout; cell-based design methodology; clock distribution system; clock skew minimisation; high-speed modules; logic design; macro-cells; mainframe arithmetic module generation; mainframe execution unit; noise tolerant circuits; parallel adder; precharged circuit technology; shielded dynamic complex-gate; shielded structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1989., Proceedings of the IEEE 1989
Conference_Location :
San Diego, CA, USA
Type :
conf
DOI :
10.1109/CICC.1989.56779
Filename :
5726246
Link To Document :
بازگشت