Title :
IP core logic fault test simulation environment
Author :
Assaf, Mansour H. ; Moore, Leslie-Ann ; Das, Sunil R. ; Petriu, Emil M. ; Biswas, Satyendra N.
Author_Institution :
Dept. of Inf. Commun. Technol., Univ. of Trinidad & Tobago, Arima, Trinidad and Tobago
Abstract :
A low-level logic fault test simulation environment for embedded systems directed specifically towards application-specific integrated circuits (ASICs) and intellectual property (IP) cores is proposed in the paper. The developed simulation environment emulates a typical builtin self-testing (BIST) architecture with automatic test pattern generator (ATPG) that sends its outputs to a circuit (core) under test (CUT) and the output streams from the CUT are fed into an output response analyzer (ORA). The paper delineates the development of the test architecture, test application and fault injection including the relevance of the logic fault simulator.in great details. Some results on simulation on specific IP cores designed using combinations from ISCAS 85 combinational and ISCAS 89 sequential benchmark circuits are provided as well for evaluation.
Keywords :
application specific integrated circuits; automatic test pattern generation; built-in self test; combinational circuits; embedded systems; fault simulation; logic simulation; logic testing; sequential circuits; IP core logic fault test simulation; ISCAS 85 combinational circuit; ISCAS 89 sequential benchmark circuit; application specific integrated circuit; automatic test pattern generator; built-in self-testing architecture; circuit under test; embedded system; fault injection; intellectual property core; low-level logic fault test simulation; output response analyzer; Application specific integrated circuits; Built-in self-test; Circuit faults; Circuit simulation; Circuit testing; Embedded system; Integrated circuit testing; Logic circuits; Logic testing; System testing; Application-specific integrated circuits (ASICs); automatic test pattern generator (ATPG); built-in selftesting (BIST); intellectual property (IP) cores; output response analyzer (ORA); stuck-at fault model;
Conference_Titel :
Instrumentation and Measurement Technology Conference (I2MTC), 2010 IEEE
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-2832-8
Electronic_ISBN :
1091-5281
DOI :
10.1109/IMTC.2010.5488199