DocumentCode :
2690893
Title :
Wideband multi-bit third-order sigma-delta ADC for wireless transceivers
Author :
Sun-Hong Kim ; Seok-Woo Choi ; Dong-Yong Kim
Author_Institution :
Div. of Electron. & Inf. Eng., Chonbuk Nat. Univ., Jeonju, South Korea
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
689
Abstract :
This paper presents a multi-bit sigma-delta data converter with third-order 3-bit topology. This converter can achieve high resolution with a lower order modulator and lower oversampling ratio than single-bit converter. The dynamic element matching (DEM) algorithm is designed in such a way as to minimize delay within the feedback loop of the sigma-delta ADC. The behavioral model is used to simulate the designed sigma-delta data converter. The designed ADC achieves 14-bit resolution, a peak SNR of 87dB within a 1 MHz signal baseband at a clock rate of 50MHz.
Keywords :
convertors; modulators; sigma-delta modulation; transceivers; 1 MHz; 50 MHz; 87 dB; DEM algorithm; analog-to-digital conversion; dynamic element matching; feedback loop; lower order modulator; lower oversampling ratio; multi-bit sigma-delta data converter; peak SNR; sigma-delta data converter; third order 3-bit topology; wide band sigma-delta ADC; wireless transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277642
Filename :
1277642
Link To Document :
بازگشت