DocumentCode :
2692191
Title :
The 3-dimensional vertical FG NAND flash memory cell arrays with the novel electrical S/D technique using the Extended Sidewall Control Gate (ESCG)
Author :
Seo, Moon-Sik ; Park, Sung-Kye ; Endoh, Tetsuo
Author_Institution :
Center for Interdiscipl. Res., Tohoku Univ., Miyagi, Japan
fYear :
2010
fDate :
16-19 May 2010
Firstpage :
1
Lastpage :
4
Abstract :
We propose the novel 3-dimensional (3-D) vertical floating gate (FG) NAND flash memory cell arrays with novel electrical source/drain (S/D) technique using Extended Sidewall Control Gate (ESCG). Cylindrical FG structure cell is implemented to overcome the reliability issues of the charge trap cell such as SONOS and TANOS cell. We also propose the novel electrical S/D layer using the ESCG structure to realize the enhancement mode operation. Using this novel structure, we successfully demonstrate the normal flash cell operation with high-speed programming and superior read current due to both the increasing of coupling ratio and low resistive electrical S/D technique. Moreover, we found that the 3-D vertical flash memory cell array with novel electrical S/D technique had less interference with neighboring cells by about 50% in comparison with planar FG NAND cell. From above all, the proposed cell array is one of the candidates of Terabit 3-D vertical NAND flash cell array with high-speed read/program operation and high reliability.
Keywords :
NAND circuits; flash memories; floating point arithmetic; integrated circuit reliability; logic arrays; 3D vertical FG NAND flash memory cell array; 3D vertical floating gate; ESCG structure; SONOS cell; TANOS cell; charge trap cell; coupling ratio; cylindrical FG structure cell; electrical source/drain technique; enhancement mode operation; extended sidewall control gate; flash cell operation; high-speed programming; low resistive electrical S/D technique; read current; reliability; Costs; Doping; Flash memory cells; Interference; Nonvolatile memory; SONOS devices; Silicon; Space technology; Stacking; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Workshop (IMW), 2010 IEEE International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-6719-8
Electronic_ISBN :
978-1-4244-7668-8
Type :
conf
DOI :
10.1109/IMW.2010.5488392
Filename :
5488392
Link To Document :
بازگشت