Title :
Technology challenges for deep-nano semiconductor
Author_Institution :
Samsung Adv. Inst. of Technol., Samsung Electron. Co., Ltd., Yongin, South Korea
Abstract :
The rapid evolution of flash memory technologies in the previous decade has been achieved through the two distinctive ways; overcoming the scaling challenges and devising multi-bit cell transistors. The scaling challenges such as cell-to-cell interference, cell programming disturbance and patterning limit have been tackled with several breakthroughs; incorporating low-k material, relieving the stress on tunnel oxide and double patterning technology (DPT). Multi-bit cell transistors have multiplied the chip density up to 4 times with the new circuit technology and the controller algorithms. And now, the key technology in the sub-20nm technology region is finding how to integrate all the available solutions of process, device, circuit and controller issues with the most efficient ways. In the aspect of integrating each technology, we discuss technical scaling barrier in sub-20nm region and present the future candidate for high-density devices.
Keywords :
flash memories; low-k dielectric thin films; nanoelectronics; semiconductor technology; transistors; cell programming disturbance; cell-to-cell interference; circuit technology; deep-nano semiconductor technology; double patterning technology; flash memory technology; low-k material; multibit cell transistors; tunnel oxide stress; Circuits; Costs; Delay; Digital signal processing; Error correction codes; Flash memory; Interference; Phase change random access memory; Scalability; Signal processing algorithms;
Conference_Titel :
Memory Workshop (IMW), 2010 IEEE International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-6719-8
Electronic_ISBN :
978-1-4244-7668-8
DOI :
10.1109/IMW.2010.5488393