DocumentCode :
2693517
Title :
Design space exploration of an H.264/AVC-based video embedding transcoder using transaction level modeling
Author :
Li, Chih-Hung ; Peng, Wen-Hsiao ; Chiang, Tihao
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
fYear :
2008
fDate :
June 23 2008-April 26 2008
Firstpage :
1053
Lastpage :
1056
Abstract :
In this paper, we perform the design space exploration for an H.264/AVC video embedding transcoder. Specifically, the design space is pruned for the sub-modules including inverse transform, inter and intra prediction, and deblocking filter with various microarchitecture designs, processing order, memory hierarchy, and granularity of synchronization. In addition, we propose an efficient deblocking filter suitable for 8 times 8 block pipeline. Compared to the traditional designs, our proposed deblocking filter reduces memory requirement, processing latency, and access frequency to the local memory. The synthesized logic gate count is only 8K using the 0.18 um technology with the maximum frequency of 162 MHz. For rapid exploration, all the design alternatives are simulated with higher level of abstraction using the transaction level modeling to explore 160 design combinations. Our simulation results provide an extensive tradeoff analysis among processing speed, cost, and utilization. Besides, the cost-normalized hardware utilization where the cost of each sub-module weights its associated utilization assists the system designers to keep a balance across different modules.
Keywords :
image coding; transcoding; H.264/AVC video embedding transcoder; H.264/AVC-based video embedding transcoder; block pipeline; deblocking filter; design space exploration; inter prediction; intra prediction; inverse transform; memory hierarchy; memory requirement; microarchitecture designs; processing order; rapid exploration; synchronization granularity; synthesized logic gate count; transaction level modeling; Automatic voltage control; Costs; Delay; Filters; Frequency synchronization; Logic gates; Microarchitecture; Pipelines; Process design; Space exploration; Video embedding transcoder; design space exploration; transaction level modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Expo, 2008 IEEE International Conference on
Conference_Location :
Hannover
Print_ISBN :
978-1-4244-2570-9
Electronic_ISBN :
978-1-4244-2571-6
Type :
conf
DOI :
10.1109/ICME.2008.4607619
Filename :
4607619
Link To Document :
بازگشت