DocumentCode :
2695315
Title :
The Chimaera reconfigurable functional unit
Author :
Hauck, Scott ; Fry, Thomas W. ; Hosler, Matthew M. ; Kao, Jeffrey P.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Northwestern Univ., Evanston, IL, USA
fYear :
1997
fDate :
16-18 Apr 1997
Firstpage :
87
Lastpage :
96
Abstract :
By strictly separating reconfigurable logic from their host processor, current custom computing systems suffer from a significant communication bottleneck. In this paper we describe Chimaera, a system that overcomes this bottleneck by integrating reconfigurable logic into the host processor itself with direct access to the host processor´s register file, the system enables the creation of multi-operand instruction and a speculative execution model key to high performance, general-purpose reconfigurable computing. It also supports multi-output functions, and utilizes partial run-time reconfiguration to reduce reconfiguration time. Combined, this system can provide speedups of a factor of two or more for general-purpose computing, and speedups of 160 or more are possible for hand-mapped applications
Keywords :
field programmable gate arrays; logic design; reconfigurable architectures; Chimaera reconfigurable functional unit; communication bottleneck; hand-mapped applications; host processor; partial run-time reconfiguration; reconfigurable logic; register file; speculative execution model; Acceleration; Adaptive systems; Computer aided instruction; Computer architecture; Costs; Field programmable gate arrays; Hardware; Microprocessors; Reconfigurable logic; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 1997. Proceedings., The 5th Annual IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-8186-8159-4
Type :
conf
DOI :
10.1109/FPGA.1997.624608
Filename :
624608
Link To Document :
بازگشت