Title :
On the effect of spare positioning on the reconfigurability of two-dimensional processor arrays
Author :
Roda, Valentin Obac ; Lin, Ting Ting Y
Author_Institution :
Inst. de Fisica e Quimica de Sao Carlos, Sao Paulo Univ., Brazil
Abstract :
We investigated some reconfiguration and routing aspects of fault tolerant processing arrays. An interconnection topology with disjoint buses for the horizontal and vertical connections, called “double bus array”, was adopted. Reconfiguration of the array after diagnosis encompasses the allocation of spare units to replace the faulty processors, renaming of the processor elements and interconnecting (routing) data through the operating processors according to the initial specified operation. We fully simulated reconfiguration and routing for arrays of size N, from 5 to 25 processors and faults from 1 to 2N+1. Faults were generated randomly to simulate defects on a wafer. We present the results of the simulations and discuss the possible reasons for reliability improvements
Keywords :
arrays; fault tolerant computing; multiprocessor interconnection networks; reconfigurable architectures; reliability; system buses; virtual machines; disjoint buses; double bus array; fault tolerant processing arrays; faulty processor replacement; horizontal connections; initial specified operation; interconnection topology; operating processors; processor element renaming; randomly generated faults; reconfigurability; reliability improvements; routing aspects; simulation; spare positioning; spare unit allocation; two-dimensional processor arrays; vertical connections; wafer; Computational modeling; Computer architecture; Drives; Fault detection; Fault diagnosis; Fault tolerance; Hardware; High performance computing; Routing; Topology;
Conference_Titel :
Parallel Algorithms/Architecture Synthesis, 1995. Proceedings., First Aizu International Symposium on
Conference_Location :
Fukushima
Print_ISBN :
0-8186-7038-X
DOI :
10.1109/AISPAS.1995.401343