Title :
Mature processability and manufacturability by characterizing VT and Vmin behaviors induced by NBTI and AHTOL test
Author :
Park, Jongwoo ; Ha, Sungmok ; Lim, Sunme ; Yoo, Jae-Yoon ; Park, Junkyun ; Bae, Kidan ; Kim, Gunrae ; Kim, Min ; Kim, Yongshik
Author_Institution :
Technol. Reliability, Samsung Electron., Yongin, South Korea
Abstract :
A systematical reliability assessment for technology process that is essential for technology feasibility and qualification is presented by addressing physical and electrical characterization and reliability evaluation. By varying the duty cycle of enhanced pulsed radio frequency (eprf) technique used for the gate oxynitridation, the effects of nitrogen concentration and profile at SiO2/Si interface on VT and Vmin shift of thin oxide pMOSFET (~20A) and SRAM, which result from negative bias temperature stability (NBTI) and accelerated high temperature operating life (AHTOL) stress test, are meticulously investigated. Using secondary ion mass spectrometry (SIMS) and high resolution Rutherford back scattering (H-RBS), nitrogen concentration and profile at the interface are carefully characterized. It is found that pMOSFET device processed with 10% of eprf provides ~2× longer NBTI lifetimes than with 20% of eprf due to lower nitrogen concentration at the interface. Furthermore, Vmin shift of SRAM with 10% of eprf, which is caused by AHTOL test conditioned at 140°C with 1.4× Vdd, is ~3~4× less than with 20% of eprf. In fact, a nano-probing technique elucidates that Vmin shift is mainly attributed to the mismatch of VT between pull-up (PU) transistors in SRAM induced by NBTI stemmed from AHTOL test. It is also empirically shown that Vmin shift behavior is in good agreement with the read margin rather than the write. Accordingly, a stabilized Vmin drift behavior consistently adheres to the write margin. Hence, the optimization of interfacial nitrogen concentration results in less pMOSFET NBTI degradation so as to efficiently suppress Vmin shift of SRAM. Besides, increasing PU transistor size that decreases the γ value (the ratio of Ion current of PG to PU) can also reduce Vmin shift during AHTOL test. Finally, matu- - re processability and manufacturability are attained by characterizing VT and Vmin behaviors for pMOSFET and SRAM from the front-end-of-line (FEOL) process optimization and SRAM bit-cell design aspect.
Keywords :
MOSFET; SRAM chips; mass spectroscopy; optimisation; semiconductor device reliability; silicon compounds; AHTOL test; FEOL process optimization; H-RBS; NBTI test; PU transistor; SIMS; SRAM bit-cell design; SiO2-Si; accelerated high temperature operating life; enhanced pulsed radio frequency technique; eprf duty cycle; front-end-of-line; gate oxynitridation; high resolution Rutherford back scattering; interfacial nitrogen concentration; nanoprobing technique; negative bias temperature stability; nitrogen concentration; pull-up transistors; secondary ion mass spectrometry; semiconductor device reliability; temperature 140 degC; thin oxide pMOSFET; MOSFET circuits; Manufacturing processes; Niobium compounds; Nitrogen; Qualifications; Radio frequency; Random access memory; Temperature; Testing; Titanium compounds;
Conference_Titel :
Reliability Physics Symposium (IRPS), 2010 IEEE International
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-4244-5430-3
DOI :
10.1109/IRPS.2010.5488844