DocumentCode :
2699962
Title :
Tools for validating asynchronous digital circuits
Author :
Ashkinazy, Aaron ; Edwards, Doug ; Farnsworth, Craig ; Gendel, Gary ; Sikand, Shiv
Author_Institution :
Genashor Corp., Belle Mead, NJ, USA
fYear :
1994
fDate :
3-5 Nov 1994
Firstpage :
12
Lastpage :
21
Abstract :
Asynchronous design methodologies can yield designs that are smaller and/or consume less power, than their synchronous counterparts. Traditional tools, oriented toward synchronous designs, may miss critical asynchronous design problems. This paper describes the modeling methodology and hazard analysis of the SlMIC logic simulator that address asynchronous designs. It also describes tools and a methodology for generating accurate timing models from SPICE simulations and for analyzing and viewing dynamic power consumption. Finally, it presents a case study illustrating the use of these tools in a leading-edge asynchronous design
Keywords :
asynchronous circuits; SPICE simulations; SlMIC logic simulator; asynchronous digital circuits validation; dynamic power consumption; hazard analysis; modeling methodology; Analytical models; Circuit simulation; Design methodology; Digital circuits; Energy consumption; Hazards; Logic design; Power generation; SPICE; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1994., Proceedings of the International Symposium on
Conference_Location :
Salt Lake City, UT
Print_ISBN :
0-8186-6210-7
Type :
conf
DOI :
10.1109/ASYNC.1994.656282
Filename :
656282
Link To Document :
بازگشت