DocumentCode :
2700048
Title :
Behavioral-level test vector generation for system-on-chip designs
Author :
Lajolo, M. ; Rebaudengo, M. ; Reorda, M. Sonza ; Violante, M. ; Lavagno, L.
Author_Institution :
NEC USA C&C Res. Lab., USA
fYear :
2000
fDate :
2000
Firstpage :
21
Lastpage :
26
Abstract :
Co-design tools represent an effective solution for reducing costs and shortening time-to-market, when system-on-chip design is considered. In a top-down design flow, designers would greatly benefit from the availability of tools able to automatically generate test sequences, which can be reused during the following design steps, from the system-level specification to the gate-level description. This would significantly increase the chance of identifying testability problems early in the design flow, thus reducing the costs and increasing the final product quality. The paper proposes an approach for integrating the ability to generate test sequences into an existing co-design tool. Preliminary experimental results are reported, assessing the feasibility of the proposed approach
Keywords :
hardware-software codesign; logic design; logic testing; behavioral-level test vector generation; codesign tools; gate-level description; product quality; system-level specification; system-on-chip designs; test sequences generation; top-down design flow; Automatic testing; Circuit faults; Computer architecture; Costs; Hardware design languages; Manufacturing; National electric code; System testing; System-on-a-chip; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High-Level Design Validation and Test Workshop, 2000. Proceedings. IEEE International
Conference_Location :
Berkeley, CA
Print_ISBN :
0-7695-0786-7
Type :
conf
DOI :
10.1109/HLDVT.2000.889554
Filename :
889554
Link To Document :
بازگشت