DocumentCode :
2700061
Title :
Mobility enhancement due to charge trapping & defect generation: Physics of self-compensated BTI
Author :
Islam, Ahmad Ehteshamul ; Alam, Muhammad Ashraful
Author_Institution :
Dept. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2010
fDate :
2-6 May 2010
Firstpage :
65
Lastpage :
72
Abstract :
Threshold voltage VT of a transistor degrades with time both due to the formation of defects at the oxide/Si interface, as well as charge trapping into bulk defects - a phenomenon commonly known as Bias Temperature Instability (BTI). However, we have shown earlier that with appropriate mobility vs. vertical effective electric field characteristics, transistor´s drivability (i.e., drain current) can be made far less sensitive to the NBTI-induced threshold voltage degradation ΔVT, than previously presumed. Higher steepness of the mobility-field characteristics results in an increase in mobility due to interface defects, which can self-compensate the effect of ΔVT on drain current. In this paper, for the first time we analyze the additional effect of PBTI-induced ΔVT in NMOS transistor parameters and show that mobility at constant gate voltage always increases with PBTI, irrespective of the mobility-field steepness. Therefore, self-compensation for PBTI is even more pronounced compared to NBTI. Next, we demonstrate the consequence of self-compensation via an intuitive analysis in simple digital circuits and show that lifetime of digital ICs increases dramatically once we incorporate the effect of self-compensation by using appropriate sign for mobility variation at constant gate voltage. This might in turn reduce the requirement of different circuit level optimization techniques, currently employed to manage transistor variabilities. Finally, we establish the importance of flatter transfer characteristics for self-compensation, which can be obtained through advanced CMOS technologies.
Keywords :
CMOS digital integrated circuits; MOSFET; carrier mobility; electric fields; elemental semiconductors; silicon; CMOS technologies; NMOS transistor parameters; PBTI; Si; charge trapping; circuit level optimization techniques; constant gate voltage; digital integrated circuits; drain current; flatter transfer characteristics; interface defect generation; mobility enhancement; negative bias temperature instability; positive bias temperature instability; self-compensated NBTI; transistor threshold voltage; vertical effective electric field; CMOS technology; Degradation; Digital circuits; MOSFETs; Niobium compounds; Physics; Temperature sensors; Threshold voltage; Titanium compounds; Transistors; Bias Temperature Instability; SRAM cell; degradation; digital circuit; drain current; effective mobility; inverter; lifetime; self-compensation; strain; threshold voltage; transconductance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium (IRPS), 2010 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1541-7026
Print_ISBN :
978-1-4244-5430-3
Type :
conf
DOI :
10.1109/IRPS.2010.5488853
Filename :
5488853
Link To Document :
بازگشت