Title :
Hybrid silicon nanocrystals/SiN charge trapping layer with high-k dielectrics for FN and CHE programming
Author :
Gay, G. ; Molas, G. ; Bocquet, G. ; Jalaguier, E. ; Gély, M. ; Masarotto, L. ; Colonna, J.P. ; Grampeix, H. ; Martin, F. ; Brianceau, P. ; Vidal, V. ; Kies, R. ; Bongiorno, C. ; Lombardo, S. ; Baron, T. ; Ghibaudo, G. ; De Salvo, B.
Author_Institution :
CEA, LETI, Grenoble, France
Abstract :
Silicon nanocrystal (Si-nc) trapping layers offer several advantages on standard poly-Si floating gates, as improved data retention after endurance in particular at high temperatures, robustness toward oxide defects, two-bits per cell storage and full compatibility toward CMOS process. It has also been shown that coupling the Si-nc concept with high-k control dielectrics, by improving the gate coupling ratio, enables Fowler-Nordheim (FN) program/erase. However, one of the key limitations of Si-nc memories is the limited memory window which is not suitable for multi-level memory applications. The use of two stacked Si-ncs layers to increase the number of trapping sites has been previously discussed in the literature with a SiO2 control oxide. In this work, we present memory devices with double stacked Si-nc layers and high-k (HfAlO-based) control dielectrics. We also propose to cover the 2nd Si-nc layer with a thin nitride layer (leading to an hybrid Si-nc / SiN memory structure) in order to boost further the memory characteristics. We will show that these devices offer improved memory programming window both in FN regime and in channel hot electron injection (CHE), which makes them compatible with NAND and NOR applications. Finally, a model involving valence band electrons from the top Si-ncs layer is proposed to explain the electrical results.
Keywords :
CMOS memory circuits; electron traps; high-k dielectric thin films; nanostructured materials; semiconductor device models; semiconductor storage; silicon; silicon compounds; CHE programming; CMOS process; FN programming; Fowler-Nordheim program; Si-SiN; SiN charge trapping layer; channel hot electron injection; data retention; gate coupling ratio; high-k control dielectrics; high-k dielectrics; memory characteristics; memory devices; memory programming window; multilevel memory application; oxide defects; silicon nanocrystals; standard poly-Si floating gates; thin nitride layer; CMOS process; Channel hot electron injection; Dielectric devices; High K dielectric materials; High-K gate dielectrics; Nanocrystals; Nonvolatile memory; Robustness; Silicon compounds; Temperature;
Conference_Titel :
VLSI Technology Systems and Applications (VLSI-TSA), 2010 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-5063-3
Electronic_ISBN :
1524-766X
DOI :
10.1109/VTSA.2010.5488952