Title :
A single chip videophone video encoder/decoder
Author :
Harrand, M. ; Henry, M. ; Chaisemartin, P. ; Mougeat, P. ; Durand, Y. ; Tournier, A. ; Wilson, R. ; Herluison, J.-C. ; Longchambon, J.-C. ; Bauer, J.-L. ; Runtz, M. ; Bulone, J.
Author_Institution :
SGS-Thomson Microelectron., Crolles, France
Abstract :
This paper describes the realization of a single chip CODEC for a video telephone terminal. Several image compression architectures have already been reported. This chip allows implementation of the video sub-system of a consumer video telephone with only 4 chips including this CODEC, a dedicated display controller chip, a standard low-end ST9 microprocessor, and a standard video RAM component. The chip encodes and decodes simultaneously 15 QCIF (144/spl times/176 pixels) images per second, according to the H.261 norm. It is optimized for bit streams in the 48 kb/s to 128 kb/s range, but lower bit rates can be accommodated. The chip also encodes or decodes still CIF (288/spl times/352) images. A flow diagram of the embedded algorithm is presented.
Keywords :
data compression; digital signal processing chips; video codecs; videotelephony; 101376 pixel; 144 pixel; 176 pixel; 25344 pixel; 288 pixel; 352 pixel; 48 to 128 kbit/s; CIF images; CODEC; H.261 norm; QCIF images; ST9 microprocessor; consumer video telephone terminal; display controller chip; embedded algorithm; flow diagram; image compression architecture; single chip videophone video encoder/decoder; video RAM; Code standards; Codecs; Decoding; Displays; Image coding; Microprocessors; Pixel; Streaming media; Telephony; Video compression;
Conference_Titel :
Solid-State Circuits Conference, 1995. Digest of Technical Papers. 41st ISSCC, 1995 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-2495-1
DOI :
10.1109/ISSCC.1995.535561