DocumentCode :
2703270
Title :
Secure Design Flow for Asynchronous Multi-valued Logic Circuits
Author :
Rafiev, Ashur ; Murphy, Julian P. ; Yakovlev, Alex
Author_Institution :
Sch. of Electr., Newcastle Univ., Newcastle upon Tyne, UK
fYear :
2010
fDate :
26-28 May 2010
Firstpage :
264
Lastpage :
269
Abstract :
The purpose of secure devices such as smartcards is to protect secret information against software and hardware attacks. Implementation of the appropriate protection techniques often implies non-standard methods that are not supported by the conventional design tools. In the recent decade the designers of secure devices have been working hard on customising the workflow. The presented research aims to collect the up-to-date experiences in this area and create a generic approach to the secure design flow that can be used as guidance by engineers. In the presented paper the emphasis is put on multi-valued logic synthesis and asynchronous system design. The proposed flow employs the tool based on higher radix and mixed radix Reed-Muller expansions, power-balanced logic component libraries and TiDE design environment. The challenge of the research here is interfacing between different EDA tools and technologies. An example is also presented and described from the view of the system designer.
Keywords :
Circuits; Design engineering; Electronic design automation and methodology; Hardware; Libraries; Logic design; Multivalued logic; Power engineering and energy; Protection; Tides; Reed-Muller; asynchronous design; design flow;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2010 40th IEEE International Symposium on
Conference_Location :
Barcelona, Spain
ISSN :
0195-623X
Print_ISBN :
978-1-4244-6752-5
Type :
conf
DOI :
10.1109/ISMVL.2010.56
Filename :
5489152
Link To Document :
بازگشت