DocumentCode :
2703935
Title :
Design of high-performance power-aware asynchronous pipelined circuits in MOS current-mode logic
Author :
Kwan, Tin Wai ; Shams, Maitham
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, Ont., Canada
fYear :
2005
fDate :
14-16 March 2005
Firstpage :
23
Lastpage :
32
Abstract :
This paper introduces the implementation of multi-GHz power-aware asynchronous pipelined circuits in MOS current-mode logic (MCML). The C-element and double-edge-triggered flip-flop are implemented in MCML and used in the so-called micropipeline circuits. An input data detector is proposed to put the inactive combinational logic into sleep mode. The effects of different layout techniques on the performance and power dissipation of an MCML FIFO are also investigated. Based on post-layout simulation results in a standard 0.18 μm CMOS technology, an asynchronous MCML four-stage FIFO demonstrates a throughput of 4 GHz while dissipating 3.7 mW. The MCML C-element dissipates up to 4× less power compared to its conventional static counterpart at the same throughput of 1.9 GHz. The asynchronous MCML pipelined four-bit carry-look ahead adder with power-saving mechanism reduces the power dissipation by 32% compared to the one without the power-saving mechanism. The power overhead of the input data detector is only 0.23 mW. The input data detector shuts off the stage power in 2 ns and restores the stage in 150 ps after the presence of the new input.
Keywords :
CMOS logic circuits; adders; asynchronous circuits; carry logic; combinational circuits; current-mode logic; flip-flops; low-power electronics; pipeline processing; 0.18 micron; 0.23 mW; 1.9 GHz; 150 ps; 2 ns; 3.7 mW; 4 GHz; C-element flip-flop; CMOS; FIFO; MCML; MOS current-mode logic; carry-look ahead adder; combinational logic sleep mode; double-edge-triggered flip-flop; input data detector; low-power asynchronous circuits; micropipeline circuits; power-aware asynchronous pipelined circuits; power-saving mechanism; Adders; CMOS logic circuits; CMOS technology; Circuit simulation; Detectors; Flip-flops; Logic circuits; Logic design; Power dissipation; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2005. ASYNC 2005. Proceedings. 11th IEEE International Symposium on
ISSN :
1522-8681
Print_ISBN :
0-7695-2305-6
Type :
conf
DOI :
10.1109/ASYNC.2005.19
Filename :
1402043
Link To Document :
بازگشت