DocumentCode :
2704385
Title :
A VLSI architecture for ATM algorithm-agile encryption
Author :
Wassal, A.G. ; Hasan, M.A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Waterloo Univ., Ont., Canada
fYear :
1999
fDate :
4-6 Mar 1999
Firstpage :
325
Lastpage :
328
Abstract :
In this paper a VLSI architecture is proposed for an algorithm-agile encryptor for ATM networks. The architecture is based on a circular sorting queue that buffers and switches incoming cells to the appropriate encryption pipelines. It also handles multicast cells that require different encryption algorithms for different destinations. Delay and loss priority are analyzed for multi-class traffic processed through the encryptor. The analysis results are necessary to size the buffer properly and to choose an appropriate priority scheme. An ASIC prototype of the sorting queue that supports an aggregate traffic rate of up to 21.2 Gbps is also presented
Keywords :
CMOS digital integrated circuits; VLSI; application specific integrated circuits; asynchronous transfer mode; cryptography; delay estimation; digital signal processing chips; pipeline processing; queueing theory; sorting; telecommunication computing; telecommunication security; 21.2 Gbit/s; ASIC prototype; ATM algorithm-agile encryption; ATM networks; VLSI architecture; circular sorting queue; delay analysis; encryption pipelines; loss priority analysis; multi-class traffic; multicast cells; sorting queue; Asynchronous transfer mode; Cryptography; Delay; Multicast algorithms; Pipelines; Sorting; Switches; Telecommunication traffic; Traffic control; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1999. Proceedings. Ninth Great Lakes Symposium on
Conference_Location :
Ypsilanti, MI
ISSN :
1066-1395
Print_ISBN :
0-7695-0104-4
Type :
conf
DOI :
10.1109/GLSV.1999.757444
Filename :
757444
Link To Document :
بازگشت