DocumentCode :
270465
Title :
Design Considerations for a 6 Bit 20 GS/s SiGe BiCMOS Flash ADC Without Track-and-Hold
Author :
Ritter, P. ; Le Tual, S. ; Allard, B. ; Möller, M.
Author_Institution :
Electron. & Circuits, Saarland Univ., Saarbrücken, Germany
Volume :
49
Issue :
9
fYear :
2014
fDate :
Sept. 2014
Firstpage :
1886
Lastpage :
1894
Abstract :
A novel comparator placing scheme and reference ladder concept are presented for flash analog-to-digital converters (ADC), that minimize the dynamic reference voltage distortions at high signal speed. No track-and-hold or time interleaving is used in the ADC, which reduces the design complexity and minimizes the conversion latency. The data input signal is buffered by an emitter follower (EF) and distributed by a passive transmission line (TML) tree to the comparators. The EF and comparators are systematically optimized with respect to the energy efficiency and design considerations for the trade off between dynamic linearity and power dissipation are given in detail. The TML tree is designed such that in spite of inhomogeneous loading by the comparators equal transfer functions are achieved along all paths. The ADC achieves without calibration or correction an effective resolution beyond 3.7 bits up to 10 GHz signal frequency and 20 GS/s sampling. With 1.0 W of power dissipation the conversion efficiency is 3.9 pJ per conversion step, which sets a record for single-core ADCs beyond 10 GS/s Nyquist rate.
Keywords :
BiCMOS memory circuits; Ge-Si alloys; analogue-digital conversion; comparators (circuits); flash memories; logic design; sample and hold circuits; BiCMOS; Nyquist rate; SiGe; comparator placing scheme; emitter follower; energy 3.9 pJ; energy efficiency; flash ADC; flash analog-to-digital converters; frequency 10 GHz; passive transmission line; power 1.0 W; power dissipation; reference ladder; track-and-hold; word length 3.7 bit; word length 6 bit; Capacitance; Clocks; Latches; Linearity; Quantization (signal); Resistors; Silicon germanium; Analog-to-digital converter; SiGe BiCMOS; comparator clipping; complementary A/D slice; emitter follower linearity; passive transmission line tree;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2316231
Filename :
6808418
Link To Document :
بازگشت