DocumentCode :
2705760
Title :
SST-BiCMOS technology with 130 ps CMOS and 50 ps ECL
Author :
Kobayashi, Y. ; Yamaguchi, C. ; Shimoyama, N. ; Tanabe, Y. ; Miura, K. ; Nakajima, S. ; Imai, K. ; Sakai, T.
fYear :
1990
fDate :
4-7 June 1990
Firstpage :
85
Lastpage :
86
Abstract :
A BiCMOS structure called SST-BiCMOS is proposed. In this structure, a high-performance emitter-base self-aligned bipolar technology using double polysilicon layers called SST and a submicron-gate-length lightly doped-drain MOS technology are used. This structure was used to realize high-performance BiCMOS technology with a cutoff frequency of 20 GHz, an NPN transistor, a propagation delay time of 130 ps/gate, two-input NAND CMOS, and 50-ps/gate emitter-coupled logic (ECL) on a single chip. The SST-BiCMOS structure and its characteristics and device performance are presented
Keywords :
BIMOS integrated circuits; NAND circuits; emitter-coupled logic; integrated circuit technology; 130 ps; 20 GHz; 50 ps; ECL; NPN transistor; SST-BiCMOS technology; cutoff frequency; device performance; double polysilicon layers; emitter-base self-aligned bipolar technology; propagation delay time; submicron-gate-length lightly doped-drain MOS technology; two-input NAND CMOS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1990. Digest of Technical Papers.1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIT.1990.111020
Filename :
5727480
Link To Document :
بازگشت