DocumentCode :
2705804
Title :
BiCMOS gate performance optimization using a unified delay model
Author :
Raje, P. ; Cham, K. ; Saraswat, K.
fYear :
1990
fDate :
4-7 June 1990
Firstpage :
91
Lastpage :
92
Abstract :
A unified delay model is presented that predicts BiCMOS gate delay for both long- and short-channel MOSFETs, in low-level and high-level injection in the bipolar junction transistors (BJTs), for 5 V and reduced supply and over a wide range of circuit parameter variation. The model is applied to devise circuit and device design strategies to optimize gate performance at 5 V and at scaled supply voltage. The model predicts analytical expressions for an optimum BJT emitter length versus MOS gate width for which the delay is a minimum. To minimize performance degradation at reduced supply, an effective circuit strategy is to design with wide MOS devices and small-length BJTs. The crucial BJT parameters are (reduced) junction capacitance, (reduced) transit time and the gain-knee current product. For the MOSFET the saturation current must be maximized and gate length scaling is desirable as long as the saturation current increases
Keywords :
BIMOS integrated circuits; bipolar transistors; insulated gate field effect transistors; semiconductor device models; BiCMOS gate performance optimization; bipolar junction transistors; circuit parameter variation; emitter length; gain-knee current product; gate width; high-level injection; junction capacitance; long-channel MOSFETs; low-level injection; saturation current; scaled supply voltage; short-channel MOSFETs; small-length BJTs; transit time; unified delay model; wide MOS devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1990. Digest of Technical Papers.1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIT.1990.111023
Filename :
5727483
Link To Document :
بازگشت