DocumentCode :
2705823
Title :
A new SOL fabrication technique for ultrathin active layer of less than 80 nm
Author :
Horie, Hikaru ; Oikawa, K. ; Ishiwari, H. ; Yamazaki, Tsutomu ; Ando, S.
fYear :
1990
fDate :
4-7 June 1990
Firstpage :
93
Lastpage :
94
Abstract :
A silicon-on-insulator (SOI) technique has been developed for fabricating thin-film SOI transistors. Ultrathin high-quality SOI less than 80 nm thick has been produced by the technique, which was named HO/SOI (Hollowed-Out SOI). A submicron p-MOSFET has been formed by this technique. The transconductance gm of the SOI MOSFET is 0.75 mS/mm at a gate voltage of -5 V and a drain voltage of -0.05 V. The g m is 47% higher than that of a bulk MOSFET. Negative differential conductance was observed for the p-MOSFET, as had been previously observed in n-MOSFET. The technique makes it possible to control the thermal oxide thickness of back gates, and eliminate leakage on the back surface of an SOI. This leads to the SOI transistor controlled by both side gates, or upside gate and bottom side gate
Keywords :
insulated gate field effect transistors; semiconductor technology; semiconductor-insulator boundaries; thin film transistors; -0.05 V; -5 V; HO/SOI; Hollowed-Out SOI; SOL fabrication technique; back gates; bottom side gate; drain voltage; gate voltage; leakage; negative differential conductance; submicron p-MOSFET; thermal oxide thickness; thin-film SOI transistors; transconductance; ultrathin active layer; upside gate;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1990. Digest of Technical Papers.1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIT.1990.111024
Filename :
5727484
Link To Document :
بازگشت