DocumentCode :
2706323
Title :
An experimental 2T cell RAM with 7 ns access time at low temperature
Author :
Blalock, Travis N. ; Jaeger, Richard C.
fYear :
1990
fDate :
7-9 June 1990
Firstpage :
13
Lastpage :
14
Abstract :
A novel two-transistor DRAM cell technology is introduced which uses a unique clamped bit line, unbalanced-gain sense amplifier. The 2T cell topology offers nondestructive readout of the cell state and high-speed operation. The speed of the sense amplifier is independent of bit-line capacitance, and the bit lines of the new topology are insensitive to noise voltage coupling. The memory exhibits access times of 12.4 ns at 298 K and 7 ns at 89 K. The design is well suited to quasi-static low-temperature memory operation and high-speed cache memory applications
Keywords :
DRAM chips; VLSI; integrated circuit technology; integrated memory circuits; 12.4 ns; 298 K; 2T cell RAM; 2T cell topology; 7 ns; 89 K; ULSI; access time at low temperature; access times; bit-line capacitance; clamped bit line; high-speed cache memory applications; high-speed operation; insensitive to noise voltage coupling; nondestructive readout; quasi-static low-temperature memory operation; two-transistor DRAM cell technology; unbalanced-gain sense amplifier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1990. Digest of Technical Papers., 1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIC.1990.111074
Filename :
5727508
Link To Document :
بازگشت