DocumentCode :
2706414
Title :
The effect of dielectric relaxation on charge-redistribution A/D converters
Author :
Fattaruso, J.W. ; de Wit, M. ; Warwar, C. ; Tan, K.S. ; Hester, R.K.
fYear :
1990
fDate :
7-9 June 1990
Firstpage :
29
Lastpage :
30
Abstract :
The authors examine the extent to which dielectric relaxation in typical monolithic capacitors degrades the performance of charge-redistribution analog-to-digital (A/D) converters. They present experimental device data from a monolithic capacitor test circuit, describe an empirical capacitor model fit to the measurements, and compare simulated A/D system errors with those observed in a monolithic, 10-b, 3.3-μs A/D converter. It is believed that these techniques for modeling and predicting A/D converter errors will play an important role in making appropriate technology decisions and in guiding system and circuit design of high-precision monolithic converters of the future
Keywords :
VLSI; analogue-digital conversion; capacitors; dielectric relaxation; integrated circuit technology; 10 bit; 3.3 mus; A/D system errors; ADCs; capacitor model; charge-redistribution A/D converters; dielectric relaxation; effect of dielectric relaxation; experimental device data; high-precision monolithic converters; monolithic capacitor test circuit; monolithic capacitors; predicting A/D converter errors; techniques for modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1990. Digest of Technical Papers., 1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIC.1990.111079
Filename :
5727513
Link To Document :
بازگشت