DocumentCode :
2706438
Title :
Circuit level, static power, and logic level power analyses
Author :
Alipour, Salar ; Hidaji, Babak ; Pour, Amir Sabbagh
Author_Institution :
Dept. of Comput. Sci. & Eng., Chalmers Univ. of Technol., Gothenburg, Sweden
fYear :
2010
fDate :
20-22 May 2010
Firstpage :
1
Lastpage :
4
Abstract :
Analyzing power consumption is a major factor in CMOS electronic design procedure. Power estimation approaches are more complicated than area and delay estimation since they depend on several factors such as signal transitions, clock frequency, CMOS technology, circuit´s design and etc. This article describes different components of power dissipation in CMOS circuits such as Short Circuit, Static and Dynamic power, as a background to ease the way of further discussion on estimation methods. The major concept of the paper presents some power estimation methods at circuit and logic level and also static power analyses. Two main logic level estimation methods, Simulation-Based and probabilistic techniques are briefly described. The paper is finalized by comparison of the result of different power estimation method on an ALU circuit.
Keywords :
CMOS integrated circuits; logic circuits; logic design; low-power electronics; ALU circuit; CMOS electronic design; circuit level; logic level power; power consumption; power dissipation; power estimation; static power; Estimation; Integrated circuit modeling; Logic gates; Mathematical model; Power demand; Power dissipation; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electro/Information Technology (EIT), 2010 IEEE International Conference on
Conference_Location :
Normal, IL
ISSN :
2154-0357
Print_ISBN :
978-1-4244-6873-7
Type :
conf
DOI :
10.1109/EIT.2010.5612180
Filename :
5612180
Link To Document :
بازگشت