DocumentCode :
2707104
Title :
Backgate bias accelerator for 10ns-order sleep-to-active modes transition time
Author :
Levacq, David ; Takamiya, Makoto ; Sakurai, Takayasu
Author_Institution :
Univ. of Tokyo, Tokyo
fYear :
2007
fDate :
12-14 Nov. 2007
Firstpage :
296
Lastpage :
299
Abstract :
Backgate biasing is a promising technique for high-speed systems. Leakage can be reduced during standby periods by reverse bias while adequate bias in active mode can balance process and temperature variations. This technique introduces no delay penalty in active mode but slow wake up time results in system performance degradation. In this paper, a backgate bias accelerator achieving 24 ns/V sleep-to-active mode transition rate is demonstrated in a 90 nm CMOS technology. The circuit performs auto-calibration of the transition time as a function of the sleep and active mode backgate bias voltages. Those can therefore be tuned on-chip according to process variations and/or operating conditions. The accelerator occupies less than 2.5% of the total chip area, consumes 600 muW during the transitions and doesn´t add any bias current during active and sleep modes.
Keywords :
CMOS integrated circuits; integrated circuit design; low-power electronics; CMOS technology; backgate bias accelerator; delay penalty; high-speed systems; power 600 muW; process variations; reverse bias; size 90 nm; sleep-to-active modes transition time; standby periods; temperature variations; time 10 ns; CMOS technology; Circuit noise; Current measurement; Degradation; Delay; Emergency power supplies; MOSFETs; Temperature; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-1359-1
Electronic_ISBN :
978-1-4244-1360-7
Type :
conf
DOI :
10.1109/ASSCC.2007.4425689
Filename :
4425689
Link To Document :
بازگشت