DocumentCode :
2707173
Title :
Non-refreshing dynamic RAM for on-chip cache memories
Author :
Lee, David D. ; Kat, Randy H.
fYear :
1990
fDate :
7-9 June 1990
Firstpage :
111
Lastpage :
112
Abstract :
It is shown that, by using simple circuit techniques and a few modifications to cache organization, one can effectively eliminate the refreshing requirement of a DRAM. A selective invalidation scheme is employed. Selective invalidation can be implemented with a small (six transistors per subblock) circuit. The performances of the DRAM cache with selective invalidation and an equivalent SRAM cache are compared. The difference in performance is quite small even for large caches using selective invalidation. By replacing the SRAM cache with higher-density DRAM, the area efficiency and overall processor performance can be greatly improved. The miss ratio difference in large caches indicates that there are some cache entries active at intervals greater than the refresh period. This may depend on the referencing behavior of program or data
Keywords :
DRAM chips; buffer storage; dynamic RAM; nonrefreshing DRAM; on-chip cache memories; selective invalidation scheme;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1990. Digest of Technical Papers., 1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIC.1990.111120
Filename :
5727553
Link To Document :
بازگشت