DocumentCode :
2707213
Title :
A current-mode column comparator circuit for high-speed, low-power on-chip cache-TAG memories
Author :
Suzuki, Makoto ; Tachibana, Suguru ; Hayashi, Takehisa ; Watanabe, Atsuo ; Nishida, Takashi ; Shukuri, Shoji ; Higuchi, Hisayuki ; Nagano, Takahiro ; Shimohigashi, Katsuhiro
fYear :
1990
fDate :
7-9 June 1990
Firstpage :
117
Lastpage :
118
Abstract :
The authors describe a low-power comparator circuit which is especially useful for on-chip cache-TAG memories. A novel TAG memory comparator circuit scheme, called a current-mode column comparator (CMCC) scheme, is proposed, and the low-power nature of the CMCC without degraded accessing speed is described. An experimental 128-entry by 32-b TAG-memory test chip was fabricated using 0.5-μm BiCMOS technology, and a 3-ns address input to hit delay time was obtained. The power dissipation of the sense amplifiers was reduced by a factor of 10
Keywords :
BIMOS integrated circuits; buffer storage; comparators (circuits); integrated memory circuits; 0.5 micron; 3 ns; 4096 bit; BiCMOS technology; column comparator circuit; current-mode; high-speed; low-power; on-chip cache-TAG memories;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1990. Digest of Technical Papers., 1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIC.1990.111123
Filename :
5727556
Link To Document :
بازگشت