DocumentCode :
2707236
Title :
A GHz-digital clock jitters in time and frequency
Author :
Kim, Daeik D. ; Jonghae Kim ; Cho, Choongyeun ; Lim, Daihyun
Author_Institution :
IBM, New York
fYear :
2007
fDate :
12-14 Nov. 2007
Firstpage :
320
Lastpage :
323
Abstract :
The GHz-digital clock jitter measurement capabilities in time and frequency domains are explored. A 101-stage inverter-based ring oscillator implemented in 65 nm SOI is used as a clock source. Both domains produce clock period jitters reliably. Cycle-to-cycle jitters are obtained in time, and confirmed In frequency domain. Time interval error jitters are calculated from phase noise, and time-domain results are matched with frequency-dependent jitters. The convergence and limitations of time and frequency-domain jitter measurements are presented.
Keywords :
frequency-domain analysis; oscillators; phase noise; time-domain analysis; timing jitter; 101-stage inverter-based ring oscillator; GHz-digital clock jitter measurement; SOI; cycle-to-cycle jitters; frequency domain; frequency-dependent jitters; phase noise; time domain; time interval error jitters; Clocks; Frequency domain analysis; Frequency measurement; Instruments; Jitter; Phase noise; Radio frequency; Ring oscillators; Testing; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-1359-1
Electronic_ISBN :
978-1-4244-1360-7
Type :
conf
DOI :
10.1109/ASSCC.2007.4425695
Filename :
4425695
Link To Document :
بازگشت