DocumentCode :
2707390
Title :
Dynamic Voltage and Frequency Scaling (DVFS) scheme for multi-domains power management
Author :
Lee, Jeabin ; Nam, Byeong-Gyu ; Yoo, Hoi-Jun
Author_Institution :
Korea Adv. Inst. of Sci. & Technol. (KAIST), Daejeon
fYear :
2007
fDate :
12-14 Nov. 2007
Firstpage :
360
Lastpage :
363
Abstract :
The power of 3 different power domains is managed by continuous co-locking of voltage and clock, dynamically varying clock frequency and supply voltage level from 90 MHz to 200 MHz and from 1.0 V to 1.8 V, respectively. A test 3D-graphics SoC is divided into 3 power domains and their power are managed separately. The workload of each domain is the control parameter to each power management unit (PMU). It takes 0.45 mm2 with 0.18 um CMOS process and consumes 5 mW. Total SoC takes 17.2 mm2 and consumes 52.4 mW at full operation with triple domains power management.
Keywords :
CMOS integrated circuits; low-power electronics; 3D-graphics SoC; CMOS process; continuous co-locking; dynamic voltage scaling scheme; dynamically varying clock frequency; frequency 90 MHz to 200 MHz; frequency scaling scheme; multi-domains power management; power 5 mW; power 52.4 mW; power management unit; supply voltage level; voltage 1 V to 1.8 V; Clocks; Conference management; Dynamic voltage scaling; Energy management; Frequency; Graphics; Phasor measurement units; Power system management; Reduced instruction set computing; Technology management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-1359-1
Electronic_ISBN :
978-1-4244-1360-7
Type :
conf
DOI :
10.1109/ASSCC.2007.4425705
Filename :
4425705
Link To Document :
بازگشت