DocumentCode :
2707780
Title :
Wafer cost reduction through design of high performance fully silicided ESD devices
Author :
Verhaege, Koen G. ; Russ, Christian C.
Author_Institution :
Sarnoff Corp., Princeton, NJ, USA
fYear :
2000
fDate :
26-28 Sept. 2000
Firstpage :
18
Lastpage :
28
Abstract :
A universal technique to design cost effective, fully silicided, high performance ESD devices is introduced. This novel design solution can be implemented in a straightforward manner without process modifications. ESD performance levels obtained in different 0.25 /spl mu/m and 0.18 /spl mu/m CMOS technologies demonstrate that this technique can successfully replace silicide-blocked devices to achieve good ESD performance levels with economical silicon real estate consumption. In addition, a novel multi-finger turn-on design technique, which can be applied to both fully silicided and silicide blocked designs is presented.
Keywords :
CMOS integrated circuits; electrostatic discharge; integrated circuit design; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; protection; 0.18 micron; 0.25 micron; CMOS technologies; ESD performance; ESD performance levels; cost effectiveness; fully silicided ESD device design; multi-finger turn-on design technique; process modifications; silicide-blocked devices; silicided ESD devices; silicon real estate consumption; wafer cost reduction; CMOS technology; Contact resistance; Costs; Electronic ballasts; Electrostatic discharge; Immune system; MOS devices; Protection; Semiconductor materials; Silicidation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium Proceedings 2000
Conference_Location :
Anaheim, CA, USA
Print_ISBN :
1-58537-018-5
Type :
conf
DOI :
10.1109/EOSESD.2000.890023
Filename :
890023
Link To Document :
بازگشت