DocumentCode :
2707842
Title :
A 6.1-mW dual-loop digital DLL with 4.6-ps RMS jitter using window-based phase detector
Author :
Bhoraskar, Paritosh ; Chiu, Yun
Author_Institution :
Univ. of Illinois, Urbana
fYear :
2007
fDate :
12-14 Nov. 2007
Firstpage :
79
Lastpage :
82
Abstract :
A 0.13-mum CMOS dual-loop digital DLL for multiphase clock generation and synchronization is presented. Ten clock phases are produced and locked to a first reference clock by the inner loop, while the outer loop further aligns all phases simultaneously to a second reference clock at a higher frequency. Unlike usual dual-loop DLLs, the proposed architecture has one loop completely enclosed inside the other, resulting in a second-order behavior. A window-based phase detection technique is exploited to minimize the circuit complexity and power with uncompromised jitter performance. The false-lock-free DLL operates over a wide frequency range of 0.2-1.2 GHz, measures a 4.6-ps rms jitter, and consumes 6.1 mW at 1.2 GHz.
Keywords :
CMOS digital integrated circuits; UHF integrated circuits; digital phase locked loops; jitter; phase detectors; synchronisation; CMOS dual-loop digital DLL; RMS jitter; circuit complexity; frequency 0.2 GHz to 1.2 GHz; multiphase clock generation; power 6.1 mW; reference clock; second reference clock; size 0.13 mum; synchronization; window-based phase detector; Circuit testing; Clocks; Delay lines; Detectors; Frequency synchronization; Jitter; Phase detection; Solid state circuits; Timing; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-1359-1
Electronic_ISBN :
978-1-4244-1360-7
Type :
conf
DOI :
10.1109/ASSCC.2007.4425736
Filename :
4425736
Link To Document :
بازگشت