DocumentCode :
2708065
Title :
Interference from power/signal lines and to SRAM circuits in 65nm CMOS inductive-coupling link
Author :
Niitsu, Kiichi ; Sugimori, Yasufumi ; Kohama, Yoshinori ; Osada, Kenichi ; Irie, Naohiko ; Ishikuro, Hiroki ; Kuroda, Tadahiro
Author_Institution :
Keio Univ., Yokohama
fYear :
2007
fDate :
12-14 Nov. 2007
Firstpage :
131
Lastpage :
134
Abstract :
This paper discusses interference of an inductive-coupling link in 65nm CMOS. Electromagnetic interference from power/signal lines and to SRAM was simulated and measured. Interference from power lines for mobile applications (line and space) is smaller than that for high-performance applications (mesh type). Interference from signal lines requires only 9% of additional transmit power even in the worst case of logic circuits. In typical operation range, interference to SRAM is ignorable. Only when supply voltage is much lower than typical range, the bit-line noise from the inductive-coupling link influences SRAM operation. Interference to SRAM is small compared with other influences such as device variations and soft errors.
Keywords :
CMOS memory circuits; SRAM chips; electromagnetic interference; logic circuits; CMOS inductive-coupling link; SRAM circuits; electromagnetic interference; logic circuits; mobile applications; power lines interference; signal lines interference; size 65 nm; transmit power; Circuits; Degradation; Eddy currents; Electromagnetic interference; Large scale integration; Magnetic flux; Random access memory; Shape; Virtual reality; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-1359-1
Electronic_ISBN :
978-1-4244-1360-7
Type :
conf
DOI :
10.1109/ASSCC.2007.4425749
Filename :
4425749
Link To Document :
بازگشت