DocumentCode :
2708316
Title :
On automatic generation of VHDL code for self-organizing map
Author :
Onoo, Akira ; Hikawa, Hiroomi ; Miyoshi, Seiji ; Maeda, Yutaka
Author_Institution :
Dept. of Comput. Sci. & Intell. Syst., Oita Univ., Oita, Japan
fYear :
2009
fDate :
14-19 June 2009
Firstpage :
2366
Lastpage :
2373
Abstract :
Self-organizing map (SOM) proposed by T. Kohonen is a neural network with unsupervised leaning to classify multi-dimensional vectors. The performance of SOM implemented in software decreases as the number of neurons increases. Therefore, performance acceleration of SOM by custom hardware is highly desired. In addition the hardware implementation can make the best use of the parallelism embedded in the SOM algorithm. VHSIC hardware description language (VHDL) is widely used to describe and design digital hardware but the VHDL description becomes larger in proportion to the size of SOM. This paper discusses the automatic generation of VHDL description of the hardware SOM by software. A hardware SOM generator is developed and its preliminary results are presented.
Keywords :
codes; hardware description languages; self-organising feature maps; unsupervised learning; very high speed integrated circuits; VHDL code; VHSIC hardware description language; automatic generation; multidimensional vectors classification; neural network; self-organizing map; unsupervised leaning; Acceleration; Application software; Computer architecture; Euclidean distance; Hardware design languages; Logic testing; Neural networks; Neurons; Software performance; Very high speed integrated circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Networks, 2009. IJCNN 2009. International Joint Conference on
Conference_Location :
Atlanta, GA
ISSN :
1098-7576
Print_ISBN :
978-1-4244-3548-7
Electronic_ISBN :
1098-7576
Type :
conf
DOI :
10.1109/IJCNN.2009.5178717
Filename :
5178717
Link To Document :
بازگشت