Title :
FPGA Implementation of High Performance LDPC Decoder Using Modified 2-Bit Min-Sum Algorithm
Author :
Chandrasetty, Vikram Arkalgud ; Aziz, Syed Mahfuzul
Author_Institution :
Sch. of Electr. & Inf. Eng., Univ. of South Australia, Mawson Lakes, SA, Australia
Abstract :
In this paper, a reduced complexity Low-Density Parity-Check (LDPC) decoder is designed and implemented on FPGA using a modified 2-bit Min-Sum algorithm. Simulation results reveal that the proposed decoder has improvement of 1.5 dB Eb/No at 10-5 bit error rate (BER) and requires fewer decoding iterations compared to original 2-bit Min-Sum algorithm. With a comparable BER performance to that of 3bit Min-Sum algorithm, the decoder implemented using modified 2-bit Min-Sum algorithm saves about 18% of FPGA slices and can achieve an average throughput of 10.2 Gbps at 4 dB Eb/No.
Keywords :
error statistics; field programmable gate arrays; iterative decoding; logic design; parity check codes; 3-bit min-sum algorithm; FPGA implementation; LDPC decoder; bit error rate; low density parity check decoder; modified 2-bit min-sum algorithm; Bit error rate; Degradation; Error correction codes; Field programmable gate arrays; Hardware; Iterative algorithms; Iterative decoding; Parity check codes; Programmable logic arrays; Quantization; digital communication; error correction coding; field programmable gate array; iterative decoding; logic design;
Conference_Titel :
Computer Research and Development, 2010 Second International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-0-7695-4043-6
DOI :
10.1109/ICCRD.2010.186