DocumentCode :
2710420
Title :
FPGA Implementation of a Multi-Level SPWM for Three-Level NPC Inverter
Author :
Jian, Liu ; Zhe, Zhang ; Xianggen, Yin ; Minghao, Wen
Author_Institution :
Huazhong Univ. of Sci. & Technol., Wuhan
Volume :
1
fYear :
2006
fDate :
6-8 Sept. 2006
Firstpage :
175
Lastpage :
179
Abstract :
In this paper, a new circuit implementation of a multi-level sinusoidal pulse width modulation (SPWM) for three-level neutral point clamped (NPC) inverter is presented. The SPWM control scheme is realized with only a single FPGA chip LFEC10 from LATTICE, Inc. and the programming language is very high speed integrated circuit hardware description language (VHDL). The filed programmable gate array (FPGA) chip is incorporated in a digital signal processor (DSP) TMS320VC33. It receives the commands with specified amplitude, frequency, primary phase, min pulse width and dead time from DSP, and finishes the asymmetrical regular sampling principle of SPWM function independently. This circuit structure can provide an effective, flexible, and safe solution to high-power inverters. The output gating signals of the proposed circuit are used to control the inverters of the drive system of a 6 kV/1000 kW motor. The simulation and experimental results are given to verify the implemented SPWM control system
Keywords :
PWM invertors; digital signal processing chips; field programmable gate arrays; hardware description languages; power engineering computing; 1000 kW; 6 kV; DSP TMS320VC33; FPGA chip LFEC10; LATTICE Incorporated; VHDL; digital signal processor; filed programmable gate array; multilevel SPWM control; neutral point clamped inverter; sinusoidal pulse width modulation; three-level NPC inverter; very high speed integrated circuit hardware description language; Computer languages; Digital signal processing chips; Digital signal processors; Field programmable gate arrays; Hardware design languages; Lattices; Pulse circuits; Pulse inverters; Pulse width modulation inverters; Very high speed integrated circuits; FPGA; High-Power Inverters; SPWM; Three-Level NPC Inverter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Universities Power Engineering Conference, 2006. UPEC '06. Proceedings of the 41st International
Conference_Location :
Newcastle upon Tyne
Print_ISBN :
978-186135-342-9
Type :
conf
DOI :
10.1109/UPEC.2006.367738
Filename :
4218667
Link To Document :
بازگشت