DocumentCode :
2711030
Title :
High-level test generation from VHDL behavioral descriptions
Author :
Gharebaghi, Amir Massoud ; Navabi, Zainalabedin
Author_Institution :
Dept. of Electr. & Comput. Eng., Tehran Univ., Iran
fYear :
2000
fDate :
2000
Firstpage :
123
Lastpage :
126
Abstract :
In this paper a method for high-level test generation for systems described in VHDL is presented. First, two test generation algorithms for VHDL processes are presented. The first algorithm works on processes which represent combinational logic whereas the second works on processes which represent sequential logic. The goal of both algorithms is to test all portions of the process body by traversing all the feasible paths. Employing these two algorithms, two new algorithms for system-level test generation for both combinational and sequential systems are presented. The approach employs software metrics as well as signal coverage for interconnections and state and transition coverage for FSMs
Keywords :
finite state machines; hardware description languages; logic CAD; program testing; software metrics; FSM; VHDL behavioral descriptions; combinational logic; finite state machine; high-level test generation; sequential logic; signal coverage; software metrics; system-level test generation; Computer aided software engineering; Hardware design languages; LAN interconnection; Logic testing; Process design; Sequential analysis; Signal processing; Software metrics; Software testing; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VHDL International Users Forum Fall Workshop, 2000. Proceedings
Conference_Location :
Orlando, FL
Print_ISBN :
0-7695-0890-1
Type :
conf
DOI :
10.1109/VIUF.2000.890282
Filename :
890282
Link To Document :
بازگشت