DocumentCode :
2711134
Title :
Design of PLL For TD-SCDMA system
Author :
Liu Mei-rui ; He Song-bai
Author_Institution :
Univ. of Electron. Sci. & Technol. of China, Chengdu
fYear :
2007
fDate :
11-13 July 2007
Firstpage :
88
Lastpage :
91
Abstract :
Error vector magnitude (EVM) is a key parameter for modern wireless communication such as TD-SCDMA and WCDMA. In TD-SCDMA system, there are many factors affecting the result of EVM and the phase noise of local oscillator (LO) is the most important one, so how to implement a phase-lock loop (PLL) design based on the EVM specification is challenging for radio designers. In this paper, we analyzed the relationship between EVM (error vector magnitude) and phase noise of PLL based on the structure of the TD-SCDMA system firstly. Secondly, A PLL simulation program which combined with the EVM simulation is written with ADS (advanced design system). Finally, as a practical application, the paper introduced a PLL circuit design for the TD-SCDMA system.
Keywords :
code division multiple access; phase locked loops; ADS; EVM; LO; PLL design; TD-SCDMA system; advanced design system; error vector magnitude; local oscillator; phase-lock loop; Ferroelectric films; Noise; Random access memory; Spread spectrum communication; Time division synchronous code division multiple access; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2007. ICCCAS 2007. International Conference on
Conference_Location :
Kokura
Print_ISBN :
978-1-4244-1473-4
Type :
conf
DOI :
10.1109/ICCCAS.2007.6247580
Filename :
6247580
Link To Document :
بازگشت