DocumentCode :
2711355
Title :
Parallel Interleaved Inverters for Reactive Power and Harmonic Compensation
Author :
Asiminoaei, L. ; Aeloiza, Eddy ; Kim, Ji H. ; Enjeti, Prasad ; Blaabjerg, Frede ; Moran, L.T. ; Sul, S.K.
Author_Institution :
Inst. of Energy Technol., Aalborg Univ.
fYear :
2006
fDate :
18-22 June 2006
Firstpage :
1
Lastpage :
7
Abstract :
This article investigates the concept of paralleling power inverters for reactive power and harmonic compensation. The investigation focuses on a topology that shares the dc-bus capacitor between two parallel interleaved inverters. The advantages of the proposed approach are: i) decreased current ripple or use of lower switching frequency due to the interleaving, ii) reduced stress in dc-link capacitor due to the shared connection, iii) efficient implementation for high power applications because of paralleling. Different comparisons between the selected topology and regular power converters are discussed. Practical tests, on a three-phase 5 kVA, 400 V prototype, are presented to validate the analysis
Keywords :
compensation; harmonic analysis; invertors; power capacitors; reactive power; 400 V; 5 kVA; current ripple; dc-bus capacitor; dc-link capacitor; harmonic compensation; parallel interleaved inverters; paralleling power inverters; reactive power compensation; stress reduction; switching frequency; Capacitors; Interleaved codes; Inverters; Power system harmonics; Prototypes; Reactive power; Stress; Switching frequency; Testing; Topology; active filters; interconnected power systems; power system harmonic; pulse width modulated inverters; reactive power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 2006. PESC '06. 37th IEEE
Conference_Location :
Jeju
ISSN :
0275-9306
Print_ISBN :
0-7803-9716-9
Type :
conf
DOI :
10.1109/PESC.2006.1711865
Filename :
1711865
Link To Document :
بازگشت