Title :
Three-Tier Architecture for Resource Selection in Grid
Author :
Varalakshmi, P. ; Selvi, S. Thamarai ; Ashraf, A.Javed ; Karthick, K. ; Aarthy, S.Baby
Abstract :
Recent improvements in fabrication technology have made possible the realization of reliable integrated circuits (ICs) containing both analog and digital functions on the same silicon chip. Hence analog blocks, like filters, amplifiers, ADCs etc. are present before digital blocks in mixed signal VLSI circuits. This imposes restrictions on accessing directly the pins of digital blocks resulting in drop of fault coverage. So DFT techniques like boundary scan are employed to solve this problem. In this paper we propose a new methodology for testing digital blocks embedded in mixed signal VLSI circuits that reduces the DFT overhead. In this methodology we develop an algorithm based on analog back trace for generating and applying test patterns to these digital blocks using the on-chip analog circuitry. The scheme is shown to work reasonably even with parameter variations of the analog blocks.
Keywords :
VLSI; automatic test pattern generation; integrated circuit reliability; integrated circuit testing; mixed analogue-digital integrated circuits; analog functions; digital blocks testing; digital cores; digital functions; fabrication technology; mixed signal VLSI circuits; mixed signal circuits; reliable integrated circuits; test pattern generation; Analog integrated circuits; Circuit testing; Digital filters; Digital integrated circuits; Fabrication; Integrated circuit reliability; Integrated circuit technology; Pins; Silicon; Very large scale integration;
Conference_Titel :
Advanced Computing and Communications, 2007. ADCOM 2007. International Conference on
Conference_Location :
Guwahati, Assam
Print_ISBN :
0-7695-3059-1
DOI :
10.1109/ADCOM.2007.44