DocumentCode :
2712306
Title :
A comparative study of 6T, 8T and 9T decanano SRAM cell
Author :
Athe, Paridhi ; Dasgupta, S.
Author_Institution :
Electron. & Comput. Eng. Dept., IIT Roorkee, Roorkee, India
Volume :
2
fYear :
2009
fDate :
4-6 Oct. 2009
Firstpage :
889
Lastpage :
894
Abstract :
Data retention and leakage current reduction are among the major area of concern in today´s CMOS technology. In this paper 6T, 8T and 9T SRAM cell have been compared on the basis of read noise margin (RNM), write noise margin (WNM), read delay, write delay, data retention voltage (DRV), layout and parasitic capacitance. Corner and statistical simulation of the noise margin has been carried out to analyze the effect of intrinsic parameter fluctuations. Both 8T SRAM cell and 9T SRAM cell provides higher read noise margin (around 4 times increase in RNM) as compared to 6T SRAM cell. Although the size of 9T SRAM cell is around 1.35 times higher than that of the 8T SRAM cell but it provides higher write stability. Due to single ended bit line sensing the write stability of 8T SRAM cell is greatly affected. The 8T SRAM cell provides a write ¿1¿ noise margin which is approximately 3 times smaller than that of the 9T SRAM cell. The data retention voltage for 8T SRAM cell was found to be 93.64 mV while for 9T SRAM cell it was 84.5 mV and for 6T SRAM cell it was 252.3 mV. Read delay for 9T SRAM cell is 98.85 ps while for 6T SRAM cell it is 72.82 ps and for 8T SRAM cell it is 77.72 ps. The higher read delay for 9T SRAM cell is attributed to the fact that dual threshold voltage technology has been in it in order to reduce the leakage current. Write delay for 9T SRAM cell was found to be 10ps, 45.47ps for 8T SRAM cell and 8.97ps for 6T SRAM cell. The simulation has been carried out on 90nm CMOS technology. .
Keywords :
CMOS memory circuits; SRAM chips; capacitance; integrated circuit layout; integrated circuit noise; 6T decanano SRAM cell; 8T decanano SRAM cell; 9T decanano SRAM cell; CMOS technology; data retention voltage; dual threshold voltage technology; intrinsic parameter fluctuations; layout; leakage current reduction; parasitic capacitance; read delay; read noise margin; statistical simulation; write delay; write noise margin; write stability; CMOS technology; Delay; Energy consumption; Fluctuations; Industrial electronics; Leakage current; Random access memory; Stability; Threshold voltage; Transistors; 6T SRAM cell; 8T SRAM cell; Data retention voltage; Intrinsic parameter fluctuation; Read noise margin; Write noise margin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics & Applications, 2009. ISIEA 2009. IEEE Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-4681-0
Electronic_ISBN :
978-1-4244-4683-4
Type :
conf
DOI :
10.1109/ISIEA.2009.5356318
Filename :
5356318
Link To Document :
بازگشت