DocumentCode :
2712754
Title :
Package induced stress impact on transistor performance for ultra-thin SoC
Author :
Kabir, Md Enamul ; Young, Dave ; Kilic, Bahattin ; Sauciuc, Ioan ; Sapp, Carl ; Leatherman, Gerald S.
Author_Institution :
Technol. Dev. Quality & Reliability, Intel Corp., Hillsboro, OR, USA
fYear :
2015
fDate :
19-23 April 2015
Abstract :
Integrated Circuits continuously scale including die thicknesses to achieve lower total z-height. As has been previously reported, die thinning can impact transistor performance due to mechanical stresses generated by the package. This paper is investigating the impact on the tri-gate transistors performance for die thickness below 100μm through BGA solder board attach. Ring oscillators are used to assess transistor performance with frequency data collected at wafer level, packaged unit, and board mounted levels. PMOS and NMOS effects are extracted independently using appropriately weighted oscillators. Results show that PMOS drive current increases while NMOS drive current decreases with reductions in die thickness, consistent with FEA modeling. The impact of die over-mold thickness on the transistor saturation current shifts is also included and demonstrates the importance of considering such factors in establishing the correct balance between transistor performance impact and other characteristics such as package warpage.
Keywords :
MOS integrated circuits; MOSFET; ball grid arrays; finite element analysis; integrated circuit packaging; oscillators; semiconductor device packaging; solders; system-on-chip; BGA solder board attach; FEA modeling; NMOS drive current; PMOS drive current; board mounted level; frequency data collection; integrated circuit; mechanical stress generation; overmold thickness; ring oscillator; transistor saturation current shift; trigate transistor performance; ultrathin SoC; wafer level packaging; Data models; Finite element analysis; MOS devices; Ring oscillators; Silicon; Stress; Transistors; Idsat shift; ring oscillator; surface mount; trigate transistor; warpage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium (IRPS), 2015 IEEE International
Conference_Location :
Monterey, CA
Type :
conf
DOI :
10.1109/IRPS.2015.7112754
Filename :
7112754
Link To Document :
بازگشت