DocumentCode :
2713080
Title :
TSV/FET proximity study using dense addressable transistor arrays
Author :
Robertazzi, Raphael ; Agarwal, Kanak ; Webb, Bucknell ; Tyberg, Christy
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2015
fDate :
19-23 April 2015
Abstract :
Addressable transistor arrays (~20,000 devices) provide an attractive test vehicle to study TSV/FET proximity effects in a statistically meaningful way. FET/TSV proximity effect studies have been performed at the 45 nm node using a dense addressable parametric diagnostic (APD). We have found that a carefully designed TSV integration sequence at this node has minimal impact on the quality of devices. For the integration scheme studied, it was found that stress of the Si in the vicinity of the TSV had minimal impact on device characteristics for annular Cu TSVs, for devices placed as close as ~3μm to the TSV.
Keywords :
copper; field effect transistors; proximity effect (lithography); silicon; three-dimensional integrated circuits; APD; Cu; Si; TSV integration sequence; TSV/FET proximity effect; addressable parametric diagnostic; dense addressable transistor array; device quality; field effect transistor; size 45 nm; through-silicon-via; Arrays; Current measurement; Field effect transistors; Logic gates; Silicon; Stress; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium (IRPS), 2015 IEEE International
Conference_Location :
Monterey, CA
Type :
conf
DOI :
10.1109/IRPS.2015.7112772
Filename :
7112772
Link To Document :
بازگشت