DocumentCode :
2714100
Title :
Test Cost Reduction for Performance Yield Recovery by Classification of Multiple-Clock Test Data
Author :
Kuo, Jun-Hua ; Hsu, Ting-Shuo ; Liou, Jing-Jia
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2012
fDate :
19-22 Nov. 2012
Firstpage :
320
Lastpage :
325
Abstract :
Process variation comes from several aspects during IC manufacturing, resulting in tremendous yield loss in advanced CMOS process. Recently, post-silicon tuning techniques that could adaptively manipulate failed chips to compensate the variations have been widely studied. Yet, full-chip adjustments can also increase dynamic and leakage power consumption. A fine-grain voltage-control architecture was proposed to tune only necessary parts of circuits. The corresponding diagnosis and tuning algorithm, however, require variable test clock strobing to measure path delays, which incurs a large test cost. In this paper, we propose to build a test data library that only uses a few fixed test clocks. We can then use the library to categorize the test results and sort the chips into different correction voltage tuning configurations. The experimental results show that with much lower cost (4% in average), the method can fix from 86%to 118% chip samples as compared to a satisfiability (SAT)-based method that requires accurate path delay measurement.
Keywords :
CMOS integrated circuits; circuit tuning; clocks; computability; fault diagnosis; integrated circuit testing; integrated circuit yield; power consumption; CMOS process; IC manufacturing; SAT-based method; circuit tuning; correction voltage tuning configuration; diagnosis; dynamic power consumption; fine-grain voltage-control architecture; fixed test clock; full-chip adjustment; leakage power consumption; multiple-clock test data classification; path delay measurement; performance yield recovery; post-silicon tuning technique; process variation; satisfiability; test cost reduction; test data library; tuning algorithm; variable test clock; yield loss; Accuracy; Clocks; Delay; Support vector machines; Systematics; Training data; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2012 IEEE 21st Asian
Conference_Location :
Niigata
ISSN :
1081-7735
Print_ISBN :
978-1-4673-4555-2
Electronic_ISBN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2012.54
Filename :
6394223
Link To Document :
بازگشت