DocumentCode :
2715011
Title :
Mapping methodology and analysis of matrix-based nanocomputer architectures
Author :
Yakymets, Nataliya ; Jabeur, Kotb ; O´Connor, Ian ; Le Beux, Sébastien
Author_Institution :
Inst. des Nanotechnol. de Lyon (INL), Ecole Centrale de Lyon, Lyon, France
fYear :
2011
fDate :
26-29 June 2011
Firstpage :
25
Lastpage :
28
Abstract :
In this article, a new methodology for mapping applications onto matrix-based nanocomputer architectures is proposed. It takes into account the structural characteristics and connectivity restrictions of cell matrices and can be used (i) for the partitioning and mapping of applications, (ii) for the generation of alternative mapping configurations with required area, power and delay characteristics and (iii) for the comparison of different architectures and adjusting their parameters. The methodology shows significant improvement in routing area (~36%) and wire width (~33%) over existing mapping algorithms.
Keywords :
computer architecture; matrix algebra; nanoelectronics; network routing; cell matrices; delay characteristics; mapping methodology; matrix-based nanocomputer architectures; power characteristics; Computer architecture; Delay; Field programmable gate arrays; Integrated circuit interconnections; Matrix decomposition; Microprocessors; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2011 IEEE 9th International
Conference_Location :
Bordeaux
Print_ISBN :
978-1-61284-135-9
Type :
conf
DOI :
10.1109/NEWCAS.2011.5981210
Filename :
5981210
Link To Document :
بازگشت