DocumentCode :
2715918
Title :
Low power ASIC design for wireless communications
Author :
McGrath, S. ; Scully, E.
Author_Institution :
Limerick Univ., Ireland
fYear :
1995
fDate :
34852
Firstpage :
42430
Lastpage :
42435
Abstract :
This paper details a design path for the conversion of high level, signal processing block diagrams to ASIC design, using VHDL. A transceiver module for wireless serial communication between multiple terminals was designed as an ASIC using Signal Processing Worksystem (SPW) and Synopsys. Mobile communications systems require compact, low power components to reduce their size and weight. The transceiver connects with passive devices, so it must incorporate control functions to interact smoothly with other devices. SPW was used to design the controller in order to investigate the possibility of ASIC design from this level. The high level block diagram was converted to VHDL using a tool supplied by SPW. To complete the design the code generated by SPW was passed to the Synopsys VLSI design tool, where it is compiled as an ASIC
Keywords :
VLSI; application specific integrated circuits; hardware description languages; indoor radio; integrated circuit design; transceivers; ASIC design; Signal Processing Worksystem; Synopsys; VHDL; VLSI design tool; control functions; indoor communication; low power ASIC; multiple terminals; serial communication; transceiver module; wireless communications;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Low Power Analogue and Digital VLSI: ASICS, Techniques and Applications, IEE Colloquium on
Conference_Location :
London
Type :
conf
DOI :
10.1049/ic:19950790
Filename :
478150
Link To Document :
بازگشت