DocumentCode :
2716476
Title :
An efficient and robust implementation of QDI datapath components
Author :
Cheng, Fu-Chiung ; Chen, Chi ; Wu, Yu-Jai
Author_Institution :
Dept. of Comput. Sci. & Eng., Tatung Univ., Taipei, Taiwan
fYear :
2011
fDate :
26-29 June 2011
Firstpage :
237
Lastpage :
240
Abstract :
Quasi-Delay insensitive (QDI) circuits are the most robust and practical circuits that can be built and are resilient to process, temperature and voltage variations. However, QDI circuits suffer from high area overhead due to C-elements, used to prevent timing violation from internal unstable signals. A general optimization scheme to synthesize any Boolean function into our QDI model is proposed and illustrated. The experimental results in FPGAs indicate significant cost reduction over Balsa original design.
Keywords :
Boolean functions; field programmable gate arrays; optimisation; Boolean function; FPGA; QDI datapath components; general optimization scheme; internal unstable signals; quasidelay insensitive circuits; Asynchronous circuits; Boolean functions; Integrated circuit modeling; Logic gates; Optimization; Robustness; Wires; Asynchronous circuit optimization; Balsa; C-element; Delay-insensitity; Dual-rail asynchronous circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2011 IEEE 9th International
Conference_Location :
Bordeaux
Print_ISBN :
978-1-61284-135-9
Type :
conf
DOI :
10.1109/NEWCAS.2011.5981299
Filename :
5981299
Link To Document :
بازگشت