DocumentCode :
2718655
Title :
An approach for power and performance evaluation of reconfigurable SoC at mixed abstraction levels
Author :
Kuehnle, Matthias ; Brito, Alisson ; Roth, Christoph ; Kruesselin, Matthias ; Becker, Juergen
Author_Institution :
Inst. of Inf. Process. Technol., Karlsruhe Inst. of Technol., Karlsruhe, Germany
fYear :
2011
fDate :
20-22 June 2011
Firstpage :
1
Lastpage :
8
Abstract :
This work presents an analysis environment for power and performance estimation of Reconfigurable SoCs, modelled at mixed abstraction level. A monitoring strategy is integrated, that uses back-annotation of power characteristics to allow system power analysis in a SystemC simulator. A post simulation analysis tool, which contains technology dependent libraries, has been implemented to evaluate SystemC simulation results. As a case study, Ogg Vorbis was implemented on SystemC and VHDL and configured in a VirtexII Pro XC2VP30 FPGA. Results demonstrate that SystemC simulations run 28 times faster than its VHDL counterpart though providing cycle accurate modules and a high data dependent power estimation accuracy.
Keywords :
field programmable gate arrays; performance evaluation; system-on-chip; SystemC simulator; VHDL; VirtexII Pro XC2VP30 FPGA; cycle accurate modules; high data dependent power estimation accuracy; mixed abstraction levels; monitoring strategy; performance evaluation; post simulation analysis tool; power evaluation; reconfigurable SoC; system on chip; system power analysis; technology dependent libraries;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC), 2011 6th International Workshop on
Conference_Location :
Montpellier
Print_ISBN :
978-1-4577-0640-0
Type :
conf
DOI :
10.1109/ReCoSoC.2011.5981516
Filename :
5981516
Link To Document :
بازگشت