DocumentCode :
2718668
Title :
Exploring heterogeneous NoC-based MPSoCs: From FPGA to high-level modeling
Author :
Ost, Luciano ; Almeida, Gabriel Marchesan ; Mandelli, Marcelo ; Wachter, Eduardo ; Varyani, Sameer ; Sassatelli, Gilles ; Indrusiak, Leandro Soares ; Robert, Michel ; Moraes, Fernando
Author_Institution :
LIRMM, Montpellier, France
fYear :
2011
fDate :
20-22 June 2011
Firstpage :
1
Lastpage :
8
Abstract :
This paper proposes a novel strategy for enabling dynamic task mapping on heterogeneous NoC-based MPSoC architectures. The solution considers three different platforms with different area constraints and applications with distinct efficient characteristics. We propose a solution that uses a unified model-based framework, which is calibrated according to area information obtained from FPGA synthesis. Besides, we present the performance of various applications running on different processors on FPGAs aiming to obtain application efficiency characteristics for calibrating the proposed high-level model. The paper also presents three different scenarios and discusses the reduction in terms of energy consumption as well as the end-to-end communication cost for different applications such as MPEG and ADPCM, among others multimedia benchmarks.
Keywords :
field programmable gate arrays; network-on-chip; ADPCM; FPGA; MPEG; energy consumption; heterogeneous NoC-based MPSoC; high-level modeling; multimedia benchmarks; Context; Energy consumption; Field programmable gate arrays; Hardware; Heuristic algorithms; Program processors; Unified modeling language; NoC-based MPSoCs; design space exploration of heterogeneous MPSoCs; dynamic mapping; modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC), 2011 6th International Workshop on
Conference_Location :
Montpellier
Print_ISBN :
978-1-4577-0640-0
Type :
conf
DOI :
10.1109/ReCoSoC.2011.5981517
Filename :
5981517
Link To Document :
بازگشت